This document explains the notes when PrimePACK™ IGBT module is connected in parallel.

IGBTs would be connected in parallel in order to enlarge the current capability. In this case, the number of parallel-connected modules has no limitation. However you have to consider some disadvantages of noise or spike voltage increase, which are caused by longer interconnections.

You have to pay attention to the following basic notes when connecting IGBT modules in parallel.

1) Suppression of current imbalance at steady states
2) Suppression of current imbalance at dynamic state of turn-on or turn-on
1 Current imbalance at steady state

An on-state current imbalance is caused mainly by the following two factors:

1. V_{CE(sat)} distribution
2. Main circuit wiring resistance distribution

1.1 Current imbalance caused by V_{CE(sat)} distribution

As shown in Fig. 1, a difference in the output characteristics of two IGBT modules connected in parallel can cause a current imbalance.

The output characteristics of Q1 and Q2 shown in Fig. 1 can be approximated by following equations:

\[ V_{CEQ1} = V_{01} + r_1 \times I_{c1} \]
\[ r_1 = \frac{V_{1}}{(I_{c1} - I_{c2})} \]
\[ V_{CEQ2} = V_{02} + r_2 \times I_{c2} \]
\[ r_2 = \frac{V_{2}}{(I_{c1} - I_{c2})} \]

Based on the above, if the total collector current \( I_{c\text{total}} = (I_{c1} + I_{c2}) \) flows through the circuit which Q1 and Q2 connected in parallel, then the IGBTs collector current \( (I_{c1} \text{ and } I_{c2}) \) are described as the following:

\[ I_{c1} = \frac{(V_{02} - V_{01} + r_2 \times I_{c\text{total}}) / (r_1 + r_2)}{I_{c2}} = \frac{(V_{01} - V_{02} + r_1 \times I_{c\text{total}}) / (r_1 + r_2)}{I_{c2}} \]

For simplicity, assuming \( V_{01}=V_{02} \) in the above equations, \( I_{c1} \) could be \( r_2/r_1 \) times larger than \( I_{c2} \). This result means that current sharing for Q1 is larger than Q2.

As described above, \( V_{CE(sat)} \) distribution is a major factor in causing current imbalances. Therefore, in order to achieve desired current sharing, it is necessary to pair modules that have a similar \( V_{CE(sat)} \) which is small variation. \( V_{CE(sat)} \) distribution can be minimized with the use of the same rank product (see Section 1.5).
1.2 Current imbalance by main circuit wiring resistance distribution

An equivalent circuit for two paralleled IGBTs with the main circuit’s wiring resistance is shown in Fig. 2. The resistance of the collector side is omitted because the wiring resistance of the emitter side is larger than that of the collector side. If there is resistance in the main circuit as shown in Fig. 2, then the slope of the IGBT modules’ output characteristics will lessen, and the collector current will drop in comparison without emitter resistance. In addition, if \( R_{E1} > R_{E2} \), then the slope of the \( Q_1 \) output characteristics will lessen and if \( I_{C1} < I_{C2} \) then a current sharing imbalance will appear. Moreover, if gate voltage is applied without extra-emitter terminals for parallel-connected IGBTs, the actual gate-emitter voltage drop (\( V_{GE} = V - V_E \)) will be decreased, because an electrical potential difference may appear, depending on how well the collector current can flow through this resistance. So, the IGBTs’ output characteristics change and the collector current decline.

Therefore, in order to reduce this imbalance, it is necessary to make the wiring on the emitter side as short and as uniform as possible as well as to apply the gate voltage between gate terminal and additional emitter terminal.

1.3 Derating in parallel connection of IGBTs

Derating (Decreasing of total current) has to be considered in parallel connection of IGBTs. When ‘\( n \)’ modules are connected in parallel, the following equation shows the maximum current that can be applied under the worst case conditions where the entire current is concentrated into one module, whose VCE(sat) is the smallest. Therefore, available maximum current \( \Sigma I \) is expressed by \( \alpha \), which is connected in parallel using 2 modules:

\[
\sum I = I_{C(max)} \left[ 1 + (n-1) \left( \frac{1 - \alpha/100}{1 + \alpha/100} \right) \right] \quad \alpha = \left( \frac{I_{C1}}{I_{C(ave)}} - 1 \right) \times 100
\]

Here \( I_{C(max)} \) represents the maximum current for a single element, \( \Sigma I \) represents the maximum current in parallel connection. However, to operate in total current \( \Sigma I \), each module connected in parallel is satisfied with the RBSOA on the specification, \( T_j(max) \) for dissipation wattage as well. Note especially that \( T_j \) rise caused by dissipation wattage is various on the condition such as switching frequency, driving
condition, cooling condition and snubber condition and so on.

For example, if $\alpha=5\%$, $I_{C(max)}=600A$ and $n=4$, then $\Sigma I=2229A$, and the parallel connected total current should be set so as not to exceed this value. In this case, Derating of $7.1\%$ is needed. In this way, the parallel connected total current is need to be derated for simply calculating $n \times I_{C(max)}$.

1.4 Deviation of VCE(sat) and current imbalance rate

Ratio of shared current in parallel connection is called as current imbalance rate, which is determined by deviation of VCE(sat) and $T_j$ dependency of output characteristic.

Fig. 3 shows the representative relationship between deviation of $V_{CE(sat)}$ and current imbalance rate. This figure is an example for 2 parallel connections of V-series IGBTs. From this figure, current imbalance rate is found to be larger as deviation of $V_{CE(sat)}$ is increased. Therefore, it is important to use IGBTs for parallel connection, whose deviation of $V_{CE(sat)}$ is small, that is, $\Delta V_{CE(sat)}$ is small.

1.5 Appendix / Introduction of -54 type

Fuji’s PrimePACK™ products has classified $V_F$ and $V_{CE(sat)}$ rank. Suffix -54 is added to the part number for each product. You can achieve the parallel connection with good current balance by combining the same rank of $V_{CE(sat)} / V_F$.

Fig.5 is an example of -54 type specification which has $V_{CE(sat)}$ and $V_F$ classification. Combination of same or close rank products can achieve good current imbalance.
2 Current Imbalance at switching

2.1 Main circuit wiring inductance distribution

Inhomogeneous main circuit wiring inductance caused current sharing. Fig. 6 shows the equivalent circuit at parallel connection in consideration with main circuit wiring inductance. When IC1 and IC2 flow through IGBT1 and IGBT2 respectively, shared currents for them are approximately decided by the ratio of main circuit wiring inductance, LC1+LE1 and LC2+LE2. So, main circuit wiring is need to be connected as equally as possible in order to relieve current imbalance at switching. However, even if ideal wiring inductance of LC1+LE1=LC2+LE2 is realized, the difference between LE1 and LE2 causes the current imbalance as described bellows.

In addition, connect wiring to be evenly between the collector and emitter of each module, if you want to add the snubber circuit for surge voltage suppression.

Consider the equalization as well as the wiring of each output terminal.
3 Gate drive circuit

3.1 Gate drive circuit

It would be worried that duration until switching (turn-off or turn-on) is varied by the delay time of gate driving unit (GDU), when each gate of parallel-connected modules is driven by each GDU, separately independent on the number of modules. Therefore, it is recommended that all the gates are driven by just only a GDU, when connecting modules in parallel. This can lead the decrease of deviation for different duration until switching.

At the same time, connect gate resistances between gate terminal of each module and a GDU so as to avoid the gate voltage oscillation caused by coupling gate wiring inductance with input capacitance of IGBT as shown in Fig.7.

As stated previously, if the drive circuit’s emitter wiring is connected in a different position from the main circuit, then the modules' transient current sharing (especially at turn-on) will become imbalanced, because LE1 is different from LE2 as described in Fig.6.

In general, IGBT modules have an auxiliary emitter terminal for use by drive circuits. By using this terminal, the drive wiring of each module becomes uniform, and transient current imbalances attribute to drive circuit wiring can be controlled. Furthermore, be sure to wind the drive circuit wiring tightly together, and lay it out so that it is as far away from the main circuit as possible in order to avoid mutual induction.
4 Wiring example for parallel connections

4.1 Wiring example of 2 parallel connection

**Side View**

- Gate Driver
- Snubber C
- Snubber C
- Main Cap.
- Laminated Cu bar
- Output
- Cooling fin

**Top**

Fig.8 Wiring example of 2 parallel connection
4.2 Wiring example of 3 parallel connection

Side View

Output
Snubber C
Snubber C
Laminated Cu bar
Gate Driver
Cooling fin
Main Cap.

Top

Equalizing of the output terminal wiring
Equalizing of the main circuit wiring by the laminated Cu bar
A symmetrical structure is an important factor to realize good current balance.

The picture above shows an example of parallel-connected IGBT modules. IGBT1 and IGBT2 are connected by symmetrical bus bars.

Fig. 10  Equivalent circuit with parallel-connected 2in1 modules
Fig. 11  Switching waveform with the two IGBT modules connected in parallel
(1000A/1700V 2in1 module: 2MBI1000VXB-170E-50)

Ic1=1530A  Ic2=1470A